Abstract
|
Article Information:
Design and Implementation of Low Power AES SBOX with Error Detection Circuit
V. Devendiran and S. Letitia
Corresponding Author: V. Devendiran
Submitted: February 24, 2015
Accepted: April 2, 2015
Published: July 10, 2015 |
Abstract:
|
Soft error is nowadays a serious problem when implementing AES SBOX algorithms in hardware. The objective of the study is to detect the error using parity bit for the AES SBOX and implementation in hardware with low area and power. This circuit can products the AES Encryption/Decryption process and systems against fault based attacks. It can also apply to any digital communication systems and security related applications.
Key words: AES SBOX, error detection, low area, , , ,
|
Abstract
|
PDF
|
HTML |
|
Cite this Reference:
V. Devendiran and S. Letitia, . Design and Implementation of Low Power AES SBOX with Error Detection Circuit. Research Journal of Applied Sciences, Engineering and Technology, (7): 824-830.
|
|
|
|
|
ISSN (Online): 2040-7467
ISSN (Print): 2040-7459 |
|
Information |
|
|
|
Sales & Services |
|
|
|